











# CS110 Computer Architecture *I/O, Disk, and Network*

Chundong Wang & Siting Liu SIST, ShanghaiTech















#### Review

- Warehouse-Scale Computing
- Map/Reduce Programming Model













#### Computing Sparse Matrix Product

A
$$\begin{bmatrix}
10 & 20 \\
30 & 40 \\
50 & 60 & 70
\end{bmatrix}$$

$$1 & \frac{10}{A} & 1 \\
2 & \frac{30}{A} & 3 \\
2 & \frac{30}{A} & 2 \\
2 & \frac{40}{A} & 3
\end{cases}$$

$$2 & \frac{40}{A} & 3$$

$$3 & \frac{50}{A} & 1$$

$$3 & \frac{60}{A} & 2$$

$$3 & \frac{70}{A} & 3$$
B
$$1 & \frac{-1}{B} & 1$$

$$2 & \frac{-2}{B} & 1$$

$$2 & \frac{-3}{B} & 2$$

$$3 & \frac{-4}{B} & 2$$

- Represent matrix as list of nonzero entries **⟨row, col, value, matrixID⟩**
- Strategy
  - Phase 1: Compute all products  $a_{i,k} \cdot b_{k,j}$
  - Phase 2: Sum products for each entry i,j
  - Each phase involves a Map/Reduce













# Phase 1 Map of Matrix Multiply



$$3 \xrightarrow{A} 2$$

$$3 \xrightarrow{70} 3$$

$$2 \xrightarrow{B} 1$$

$$2 \xrightarrow{B} 2$$

$$3 \xrightarrow{A} 2$$

$$3 \xrightarrow{A} 3$$

$$2 \xrightarrow{A} 3$$

$$3 \xrightarrow{A} 3$$

$$3 \xrightarrow{A} 3$$

$$4 \xrightarrow{A} 3$$

$$2 \xrightarrow{A} 3$$

$$3 \xrightarrow{A} 3$$

$$4 \xrightarrow{A} 3$$

$$2 \xrightarrow{A} 3$$

$$3 \xrightarrow{A} 3$$

$$4 \xrightarrow{A} 3$$

$$2 \xrightarrow{A} 3$$

$$3 \xrightarrow{A} 3$$

$$4 \xrightarrow{A} 3$$

$$5 \xrightarrow{A} 4$$

$$5 \xrightarrow{A} 4$$

$$5 \xrightarrow{A} 4$$

$$6 \xrightarrow{A} 4$$

$$6 \xrightarrow{A} 4$$

$$7 \xrightarrow{A} 4$$

$$7 \xrightarrow{A} 4$$

$$8 \xrightarrow{A} 4$$

$$8 \xrightarrow{A} 4$$

$$8 \xrightarrow{A} 4$$

$$9 \xrightarrow{A} 4$$



1 
$$\frac{20}{A}$$
 3  $\frac{\text{Key} = 3}{3}$   
2  $\frac{40}{A}$  3  $\frac{-4}{B}$  2  
3  $\frac{70}{A}$  3

Group values a<sub>i,k</sub> and b<sub>k,i</sub> according to key k



#### 上海科技大学

ShanghaiTech University











Key = 1

1 
$$\xrightarrow{10}$$
 1

3  $\xrightarrow{50}$  1

X 1  $\xrightarrow{-1}$  B

1

1 
$$\xrightarrow{20}$$
 3  $\xrightarrow{A}$  4  $\xrightarrow{A}$  3  $\xrightarrow{A}$  4  $\xrightarrow{A}$  4  $\xrightarrow{A}$  5  $\xrightarrow{A}$  5  $\xrightarrow{A}$  6  $\xrightarrow{A}$  9  $\xrightarrow{A}$  9

$$2 \xrightarrow{-60} 1$$

$$2 \xrightarrow{-90} 2$$

$$3 \xrightarrow{-120} 1$$

$$1 \xrightarrow{-80} 2$$

 $3 \xrightarrow{-180} 2$ 

$$2 \xrightarrow{-160} 2$$

$$3 \xrightarrow{-280} 2$$

### $2 \xrightarrow{-90}$ Phase 1 "Reduce" of 3 <sup>-120</sup> 1 Matrix Multiply

Generate all products a<sub>i,k</sub> · b<sub>k,i</sub>













# Phase 2 Map of Matrix Multiply





• Group products  $a_{i,k} \cdot b_{k,i}$  with matching values of i and j













Key = 1,1 
$$1 \xrightarrow{-10} 1$$

Key = 1,2 
$$1 \xrightarrow{-80} 2$$

**Key = 2,1** 
$$2 \xrightarrow{-60} 1$$

Key = 2,2 
$$2 \xrightarrow{-90} 2$$
  $2 \xrightarrow{-160} 2$ 

Key = 3,1 
$$3 \xrightarrow{-120} 1$$
  $3 \xrightarrow{-50} 1$ 

Key = 3,2
$$3 \xrightarrow{-280} 2$$

$$3 \xrightarrow{-180} 2$$

$$1 \xrightarrow{-10} 1$$

$$1 \xrightarrow{-80} 2$$

$$2 \xrightarrow{-60} 1$$

$$2 \xrightarrow{-250} 2$$

$$3 \xrightarrow{-170} 1$$

$$3 \xrightarrow{-460} 2$$

# Phase 2 Reduce of Matrix Multiply

Sum products to get final entries













#### Lessons from Sparse Matrix Example

- Associative Matching is Powerful Communication Primitive
  - Intermediate step in Map/Reduce
- Similar Strategy Applies to Other Problems
  - Shortest path in graph
  - Database join
- Many Performance Considerations
  - Pairwise Element Computation with MapReduce (HPDC '10)
  - By Kiefer, Volk, Lehner from TU Dresden
  - Should do systematic comparison to other sparse matrix implementations













#### Big Data Framework: Hadoop & Spark

- Apache Hadoop
  - Open-source MapReduce Framework
  - Hadoop Distributed File System (HDFS)
  - Hadoop YARN Resource Management
  - MapReduce Java APIs
  - more than half of the Fortune 50 used Hadoop (2013)
- Apache Spark
  - Fast and general engine for large-scale data processing.
  - Running on HDFS
  - Provides Java, Scala, Python APIs for
    - Database
    - Machine learning
    - Graph algorithm

















#### Review: I/O

- "Memory mapped I/O": Device control/data registers mapped to CPU address space
- CPU synchronizes with I/O device:
  - Polling
  - Interrupts
- "Programmed I/O":
  - CPU execs lw/sw instructions for all data movement to/from devices
  - CPU spends time doing 2 things:
    - 1. Getting data from device to main memory
    - 2. Using data to compute













#### Working with real devices

- "Memory mapped I/O": Device control/data registers mapped to CPU address space
- CPU synchronizes with I/O device:
  - Polling
  - Interrupts
- \* "Programmed I/O": DMA
  - CPU execs lw/sw instructions for all data movement to/from devices
  - CPU spends time doing 2 things:
    - 1. Getting data from device to main memory
    - 2. Using data to compute













### Agenda

- Direct Memory Access (DMA)
- Disks
- Networking













#### What's wrong with Programmed I/O?

- Not ideal because ...
  - 1. CPU has to execute all transfers, could be doing other work
  - 2. Device speeds don't align well with CPU speeds
  - Energy cost of using beefy general-purpose CPU where simpler hardware would suffice
- Until now CPU has sole control of main memory













#### PIO vs. DMA















#### Direct Memory Access (DMA)

- Allows I/O devices to directly read/write main memory
- New Hardware: the <u>DMA Engine</u>
- DMA engine contains registers written by CPU:
  - Memory address to place data
  - # of bytes
  - I/O device #, direction of transfer
  - Unit of transfer, amount to transfer per burst













#### Operation of a DMA Transfer



Figure 5-4. Operation of a DMA transfer.













#### DMA: Incoming Data

- 1. Receive interrupt from device
- 2. CPU takes interrupt, begins transfer
  - Instructs DMA engine/device to place data @ certain address
- 3. Device/DMA engine handle the transfer
  - CPU is free to execute other things
- 4. Upon completion, Device/DMA engine interrupt the CPU again













#### DMA: Outgoing Data

- CPU decides to initiate transfer, confirms that external device is ready
- 2. CPU begins transfer
  - Instructs DMA engine/device that data is available @ certain address
- 3. Device/DMA engine handle the transfer
  - CPU is free to execute other things
- 4. Device/DMA engine interrupt the CPU again to signal completion













#### DMA: Some new problems

- Where in the memory hierarchy do we plug in the DMA engine? Two extremes:
  - Between CPU and L1:
    - Pro: Free coherency
    - Con: Trash the CPU's working set with transferred data
  - Between Last-level cache and main memory:
    - Pro: Don't mess with caches
    - Con: Need to explicitly manage coherency













#### DMA: Some new problems

- How do we arbitrate between CPU and DMA Engine/Device access to memory?
- Three options:
  - Burst Mode
    - Start transfer of data block, CPU cannot access memory in the meantime
  - Cycle Stealing Mode
    - DMA engine transfers a byte, releases control, then repeats interleaves processor/DMA engine accesses
  - Transparent Mode
    - DMA transfer only occurs when CPU is not using the system bus













### Agenda

- Direct Memory Access (DMA)
- Disks
- Networking













#### Memory Hierarchy















#### Magnetic Disk – common I/O device

- A kind of computer memory
  - Information stored by magnetizing ferrite material on surface of rotating disk
    - similar to tape recorder except digital rather than analog data
- A type of non-volatile storage
  - Retains its value without applying power to disk.
- Magnetic Disk
  - 1. Hard Disk Drives (HDD) faster, more dense, non-removable.
- Purpose in computer systems (Hard Drive):
  - 1. Working file system + long-term backup for files
  - 2. Secondary "backing store" for main-memory. Large, inexpensive, slow level in the memory hierarchy (virtual memory)















Photo of Disk Head, Arm, Actuator













#### Disk Device Terminology



- Several platters, with information recorded magnetically on both surfaces (usually)
- Bits recorded in tracks, which in turn divided into sectors (e.g., 512 Bytes)
- Actuator moves <u>head</u> (end of <u>arm</u>) over track (<u>"seek"</u>), wait for <u>sector</u> rotate under <u>head</u>, then read or write













#### Hard Drives are Sealed. Why?

- The closer the head to the disk, the smaller the "spot size" and thus the denser the recording.
  - Measured in Gbit/in<sup>2</sup>
  - ~900 Gbit/in<sup>2</sup> is state of the art
  - Started out at 2 Kbit/in<sup>2</sup>
  - ~450,000,000x improvement in ~60 years
- Disks are sealed to keep the dust out.
  - Heads are designed to "fly" at around 3-20nm above the surface of the disk.
  - 99.999% of the head/arm weight is supported by the air bearing force (air cushion) developed between the disk and the head.

















#### Disk Device Performance (1/2)



- Disk Access Time = Seek Time + Rotation Time + Transfer Time + Controller Overhead
  - Seek Time = time to position the head assembly at the proper track
  - Rotation Time = time for the disk to rotate to the point where the first sectors of the block to access reach the head
  - Transfer Time = time taken by the sectors of the block and any gaps between them to rotate past the head













#### Disk Device Performance (2/2)

- Average values to plug into the formula:
- Rotation Time: Average distance of sector from head?
  - 1/2 time of a rotation
    - 7200 Revolutions Per Minute → 120 Rev/sec
    - 1 revolution =  $1/120 \sec \rightarrow 8.33 \text{ milliseconds}$
    - 1/2 rotation (revolution) → 4.17 ms
- Seek time: Average no. tracks to move arm?
  - Number of tracks / 3
    - Check Page 9 at <a href="http://pages.cs.wisc.edu/~remzi/OSFEP/file-disks.pdf">http://pages.cs.wisc.edu/~remzi/OSFEP/file-disks.pdf</a>
  - Then, seek time = number of tracks moved × time to move across one track













#### **But wait!**

- Performance estimates are different in practice:
- Many disks have on-disk caches, which are completely hidden from the outside world
  - Previous formula completely replaced with on-disk cache access time













#### Where does Flash memory come in?

- >15 years ago: Microdrives and Flash memory (e.g., CompactFlash) went head-to-head
  - Both non-volatile (retains contents without power supply)
  - Flash benefits: lower power, seldom crashes (no moving parts, need to spin µdrives up/down)
  - Disk cost = fixed cost of motor + arm mechanics, but actual magnetic media cost very low
  - Flash cost = most cost/bit of flash chips
  - Over time, cost/bit of flash came down, became cost competitive













Program charge transfer

Polysilicon control gate

P substrate





Erase charge transfer

ONO Dielectric

P substrate

### Flash Memory, SSD Technology





In the basic functional block used in multilevel NAND flash memories, 32 rows of bit lines and 32 control-gate lines form a building block that's repeated many times to form the memory array. The select gate lines are used with the control gate lines to control access to the array.

- NMOS transistor with an additional conductor between gate and source/drain which "traps" electrons. The presence/absence is a 1 or 0
- Memory cells can withstand a limited number of program-erase cycles. Controllers use a technique called *wear leveling* to distribute writes as evenly as possible across all the flash blocks in the SSD.













Toshiba flash 2 GB

Samsung flash 16 GB

Toshiba 1.8-inch HDD 80, 120, 160 GB

Toshiba flash 32, 64, 128 GB



shuffle







What did Apple put in its iPods?









classic

touch



#### 上海科技大学

ShanghaiTech University

























































### Agenda

- Direct Memory Access (DMA)
- Disks
- Networking













### Networks: Talking to the Outside World

- Originally sharing I/O devices between computers
  - E.g., printers
- Then communicating between computers
  - E.g., file transfer protocol (FTP)
- Then communicating between people
  - E.g., e-mail
- Then communicating between networks of computers
  - E.g., file sharing, www, ...













## The Internet (1962)

- History
  - 1963: JCR Licklider, while at DoD's ARPA, writes a memo describing desire to connect the computers at various research universities: Stanford, Berkeley, UCLA, ...
  - 1969 : ARPA deploys 4 "nodes" @ UCLA, SRI, Utah, & UCSB
  - 1973 Robert Kahn & Vint Cerf invent <u>TCP</u>, now part of the <u>Internet Protocol Suite</u>
- Internet growth rates
  - Exponential since start!















# The World Wide Web (1989)

- "System of interlinked hypertext documents on the Internet"
- History
  - 1945: Vannevar Bush describes hypertext system called "memex" in article
  - 1989: Sir Tim Berners-Lee proposed and implemented the first successful communication between a Hypertext Transfer Protocol (HTTP) client and server using the internet.
  - ~2000 Dot-com entrepreneurs rushed in,
     2001 bubble burst
- Today : Access anywhere!





Tim Berners-Lee

World's First web server in 1990



Information Management: A Proposal

Abstract













#### Shared vs. Switch-Based Networks

- Shared vs. Switched:
  - Shared: 1 at a time (CSMA/CD)
  - Switched: pairs ("point-to-point" connections) communicate at same time
- Aggregate bandwidth (BW) in switched network is many times that of shared:
  - point-to-point faster since no arbitration, simpler interface















#### What makes networks work?

Links connecting switches and/or routers to each other and to

computers or devices



- Ability to name the components and to route packets of information messages - from a source to a destination
- Layering, redundancy, protocols, and encapsulation as means of <u>abstraction</u> (big idea in Computer Architecture)













43

#### Software Protocol to Send and Receive

- SW Send steps
  - 1: Application copies data to OS buffer
  - 2: OS calculates checksum, starts timer
  - 3: OS sends data to network interface HW and says start
- SW Receive steps
  - 3: OS copies data from network interface HW to OS buffer
  - 2: OS calculates checksum, if OK, send ACK; if not, <u>delete message</u> (sender resends when timer expires)
  - 1: If OK, OS copies data to user address space, & signals application to continue

Dest Src Checksum

Net ID Net ID Len ACK CMD/ Address / Data

Header Payload Trailer













#### **Protocols** for Networks of Networks?

What does it take to send packets across the globe?

- Bits on wire or air
- Packets on wire or air
- Delivery packets within a single physical network
- Deliver packets across multiple networks
- Ensure the destination received the data
- Create data at the sender and make use of the data at the receiver













#### Protocol for Networks of Networks?

Lots to do and at multiple levels!

Use <u>abstraction</u> to cope with <u>complexity of</u> <u>communication</u>

- Hierarchy of layers:
  - Application (chat client, game, etc.)
  - Transport (TCP, UDP)
  - Network (IP)
  - Data Link Layer (Ethernet)
  - Physical Link (copper, wireless, etc.)













### **Protocol Family Concept**

- *Protocol*: packet structure and control commands to manage communication
- Protocol families (suites): a set of cooperating protocols that implement the network stack
- Key to protocol families is that communication occurs logically at the same level of the protocol, called peer-to-peer...
  - ...but is implemented via services at the next lower level
- Encapsulation: carry higher level information within lower level "envelope"













# Inspiration...

Dear Jack,

It is ready.

--Pony













## Inspiration...

- CEO A writes letter to CEO B
  - Folds letter and hands it to assistant
- Assistant:
  - Puts letter in envelope with CEO B's full name
  - Takes to China Post
- China Post Office
  - Puts letter in larger envelope
  - Puts name and street address on China Post envelope
  - Puts package on China Post delivery truck
- China Post delivers to other company













### The Path of the Letter

"Peers" on each side understand the same things
No one else needs to
Lowest level has most packaging















### **Protocol Family Concept**



Each lower level of stack "encapsulates" information from layer above by adding header and trailer.













### Most Popular Protocol for Network of Networks

- Transmission Control Protocol/Internet Protocol (TCP/IP)
- This protocol family is the basis of the Internet, a WAN (wide area network) protocol
  - IP makes best effort to deliver
    - Packets can be lost, corrupted
  - TCP guarantees delivery
  - TCP/IP so popular it is used even when communicating locally: even across homogeneous LAN (local area network)
  - UDP/IP: video or sound streaming; video call....













### TCP/IP packet, Ethernet packet, protocols

- Application sends message
  - TCP breaks into 64KiB segments, adds 20B header
  - IP adds 20B header, sends to network
  - If Ethernet, broken into 1500B packets with headers, trailers















#### "And in conclusion..."

- I/O gives computers their 5 senses
- I/O speed range is 100-million to one
- Polling vs. Interrupts
- DMA to avoid wasting CPU time on data transfers
- Disks for persistent storage, replaced by flash
- Networks: computer-to-computer I/O
  - Protocol suites allow networking of heterogeneous components.
     Abstraction!!!